# SILICON BASED MOS STRUCTURES WITH A TIO<sub>2</sub> LAYER

## GROWN BY ATOMIC LAYER DEPOSITION FOR SOLAR FUEL GENERATION

Ladislav Harmatha<sup>1</sup>, Miroslav Mikolášek<sup>1</sup>, Juraj Racko<sup>1</sup>, Karol Fröhlich<sup>2</sup>, Milan Ťapajna<sup>2</sup>, Peter Benko<sup>1</sup>

<sup>1</sup>Institute of Electronics and Photonics, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovičova 3, 812 19 Bratislava, Slovakia
<sup>2</sup>Institute of Electrical Engineering, Slovak Academy of Sciences, Dúbravská cesta 9, 841 04 Bratislava, Slovakia

E-mail: ladislav.harmatha@stuba.sk

Received 10 May 2017; accepted 25 May 2017

### 1. Introduction

The current developments in the field of solar fuel generation require, in addition to mastering the growth of nano-sized thin metal oxide layers with insulating properties, also understanding the complex processes of the photovoltaic generation of charge carriers, their flow kinetics and the electrochemical effect of their flow upon water decomposition. In this respect, good prospects belong to metal-insulator-semiconductor (MIS) structures in which the insulating layer predominantly consists of a thin layer of metal oxides. The properties of such MOS structures differ from the widely used unipolar electronic devices, namely by special requirements for the conductivity and stability of the thin oxide layers [1, 2].

A photoelectrochemical water decomposition device typically employs a top thin metallic film catalysing the water oxidation reaction. The top metallic film has to be transparent for sun light, must exhibit catalytic activity, corrosion resistance, high work function and low resistivity [3]. It was shown that operation of a Si-based photoanode during long-duration of oxygen evolution can be significantly improved by covering the anode by a thin TiO<sub>2</sub> layer [4, 5].

## 2. Experiment

In our contribution we have examined the properties of Si photoanodes covered by  $TiO_2$  and Ni thin films.

The MOS structures were prepared by atomic layer deposition (ALD) of a 10.3 nm thin TiO<sub>2</sub> layer on an n-type silicon substrate (n-Si) with a native SiO<sub>2</sub> layer. The silicon wafer with orientation (100), thickness of 625  $\mu$ m and resistance of 5 to 8  $\Omega$ cm was used as a substrate. The thin film of native SiO<sub>2</sub> oxide (2 to 3 nm) was not removed prior to deposition of the TiO<sub>2</sub> layer. The TiO<sub>2</sub> film was grown by thermal ALD at 150 °C using titanium isopropoxide and water as precursor and reactant, respectively. Three annealing conditions were used for post-deposition processing of TiO<sub>2</sub>/SiO<sub>2</sub>/n-Si structures in forming gas

(95% N<sub>2</sub> + 5% H<sub>2</sub>) for 60 minutes: different temperatures 400 °C, 500 °C and 600 °C. After annealing, the top emitter contact was prepared by evaporation of a 50 nm thick nickel layer with various photolithographically patterned areas of the gates.

The bottom contact was created by evaporating a full area aluminium contact onto the back side of silicon. Figure 1 shows the band diagram, cross-sectional view of the structure and sample labelling referring to the temperature of annealing.

Current-voltage (*I-V*) measurements were carried out in dark and under light of a halogen lamp using Keithley 2612.



**Fig. 1:** Band diagram of the Ni/TiO<sub>2</sub>/SiO<sub>2</sub>/n-Si structure, cross-sectional view of the structure and sample labelling.

### 3. Results and discussion

Figure 2 shows typical *I-V* curves of samples annealed at different temperatures as compared with a non-annealed reference sample. On the *I-V* curve of the forward biased non-annealed reference sample FG0 one can see a small kink. As the annealing temperature increases, the height of this kink increases to about 400 °C. With a further increase in annealing temperature, this shape on the *I-V* curves gradually vanishes. At annealing temperatures above 500 °C, the kink disappears completely. It turns out that the size of the kink is directly related to the photovoltaic response of the structure. This relationship results from the comparison of dark (Fig. 2) and light (Fig. 3) *I-V* curves. It is obvious that the larger the kink in the dark curve, the stronger the photovoltaic response of the Ni/TiO<sub>2</sub>/SiO<sub>2</sub>/n-Si structure under light. To explain this phenomenon it is necessary to understand the current mechanism responsible for this anomaly in the *I-V* curve.

The transfer of the charge through the insulating oxide layer is mediated by tunnelling of free charge carriers between the metal (Ni) and the semiconductor (n-Si). First, direct tunnelling of electrons between the metal and the conduction band of the semiconductor is considered. The intensity of direct tunnelling depends on the height of the potential barrier formed by the insulating layer and on the effective tunnelling mass of the electrons. It is therefore believed that this current mechanism will not be affected by the annealing technology. In addition, theoretical simulations on a similar structure published in [6] have shown that the contribution of direct tunnelling to the total current is almost negligible.

Therefore, it remains to look for the cause of the kink anomaly in trap-assistedtunnelling (TAT). In this type of indirect tunnelling, the interface between the insulator and the semiconductor plays a crucial role. With this current conduction mechanism, the electrons of the metal tunnel into the traps on the interface and by thermionic emission they enter the conduction band of the semiconductor, and reversely, by recombination the electrons from the conduction band are captured by unoccupied interface traps from where they tunnel back to the metal. Obviously, the magnitude of these currents depends on the density of traps (most likely oxygen vacancies) at the interface, more precisely on the energy distribution of the trap density in the forbidden band of the semiconductor. This trap density distribution is influenced by the sample preparation technology and by the annealing temperature.

Simulations reveal that the trap density distribution has Gaussian distributions with one maximum between the centre of the energy gap and the conduction band of the semiconductor, and another one between the middle of the forbidden band and the valence band. The existence of these Gaussian peaks gives rise to the typical current kink. The greater the density of traps in the top Gaussian maximum, the more pronounced the jump in the dark *I-V* curve. At high annealing temperatures, above 400 °C, the density of defects, mainly of oxygen vacancies, increases, forming the bottom Gaussian peak.

The photovoltaic response and the quality of the structure were measured by light *I-V* measurements (Fig. 3). The photovoltaic phenomenon in Ni/TiO<sub>2</sub>/SiO<sub>2</sub>/n-Si structures requires suitable conditions for the transport of light-generated charge carriers through the thin oxide layer and suppression of the recombination of minority holes at the interface between the silicon and the oxide layer. Under light, photons interact with electrons trapped in the surface danglig bond states. This provides them with additional energy needed for emission to the conduction band hereby increasing the TAT flow rate in a reverse biased Ni/TiO<sub>2</sub>/SiO<sub>2</sub>/n-Si structure as shown in Fig. 3, curves FG0 and FG400. Comparing such samples, only FG400 exhibits a photovoltaic response with an open circuit voltage  $V_{OC}\approx 0.45$  V and short circuit current  $J_{SC}\approx 20$  µA.



**Fig. 2:** Dark *I-V* curves of samples annealed in the forming gas.



**Fig. 3:** Light *I-V* curves of samples annealed in the forming gas.

## 4. Conclusion

The paper presents the results of electrical measurements of MOS photoanodes with  $SiO_2$  and  $TiO_2$  dielectric layers annealed at different temperatures in the forming gas. Annealing at 400 °C leads to the highest photovoltaic response, which was due to both the low defect state density at the interface and indirect tunnelling of photo-generated holes via insulator-to-semiconductor interface traps. Annealing in the forming gas at a temperature above 400 °C brings about a low interface quality resulting in a negligible photovoltaic response. Based on this study, the post-deposition annealing in at 400 °C results in the best photo-electrochemical response.

#### Acknowledgement

This work was supported by projects VEGA 1/0651/16, VEGA 1/0668/17 and APVV-15-0152. We thank Denis Hruban and Pavol Dohanyos-Zelenyanszki for help with electrical characterization of samples and Martin Weis for contact preparation.

### **References:**

- [1] T. Zhu, M.N. Chong: *Nano Energy* **12**, 347-373 (2015).
- [2] Yi Wei Chen, J.D. Prange, S. Dühnen, Y. Park, M. Gunji, P.C. McIntyre: *Nature Materials* **10**, 539-533 (2011).
- [3] L. Santinacci, M.W. Diouf, M.K.S. Barr, B. Fabre, L. Joanny, F. Gouttefangeas, G. Loget: *ACS Appl. Mater. Interfaces* **37**, 24810-24818 (2016).
- [4] A.G. Scheuermann, K.W. Kemp, K. Tang, D.Q. Lu, P.F. Satterthwaite, T. Ito, C.E.D. Chidsey, P.C. McIntyre: *Energy and Environmental Sci.* 9, 504-516 (2016).
- [5] M. Mikolášek, J. Racko, V. Řeháček, L. Harmatha, M. Ťapajna, K. Fröhlich: *Proceedings of ASDAM'2016*, Smolenice, Slovakia, 45-48 (2016).
- [6] J. Racko, P. Benko, D. Donoval, L. Harmatha, A. Grmanová, D. Ďuračková, P. Valent, J. Breza: *Proceedings of EDS'2008*, Brno, Czech Republic, 132-137 (2008).