# PREPARATION AND CHARACTERIZATION OF THIN ZrO<sub>2</sub> LAYERS FOR GATE INSULATION IN MOSFET

M. Nemec<sup>1</sup>, P. Benko<sup>1</sup>, M. Neupauer<sup>1,2</sup>, K. Čičo<sup>2</sup>, L. Harmatha<sup>1</sup>, K. Fröhlich<sup>2</sup>

1. Institute of Electronics and Photonics, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovičova 3, 812 19 Bratislava, Slovakia

2. Institute of Electrical Engineering, Slovak Academy of Sciences, Dúbravská cesta 9, 841 04 Bratislava, Slovakia

*E-mail: michal.nemec@stuba.sk* 

Received 30 April 2011; accepted 15 May 2011.

## 1. Introduction

Present rapid downscaling of metal-oxide-semiconductor (MOS) devices gives rise to a number of issues. The most important is the high gate leakage current [1], which is due to an exponential increase of direct tunneling through the gate dielectric for oxide thickness below ~1.3 nm. Gate leakage reduction in ultrathin gate dielectrics is the main motivation for the searching of high permittivity ("high- $\kappa$ ") materials such as ZrO<sub>2</sub>, TiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub> in order to replace conventional SiO<sub>2</sub> [2]. The quality of the high-*k* oxides is strongly dependent on the manufacturing process. Therefore the deposition techniques are continuously modified and optimized.

The issues of the insulator-to-semiconductor interface have recently received lots of attention, particularly in conjunction with introducing alternative materials of the new generation of high-*k* MOS structures [3]. There are quite a few methods allowing to determine the trap density  $D_{it}$  at the insulator-to-semiconductor interface. Nicollian and Goetzberger designed a conductance method [4] that is considered to be the most precise and sensitive. The method is based on measuring the equivalent parallel conductance  $G_p$  of the MOS structure in dependence on the applied voltage and frequency.

In this paper, we present the results of our study on the electrical properties of  $ZrO_2$  dielectric material prepared by MOCVD (Metal Organic Chemical Vapor Deposition). We also determined value of interface trap density.

### 2. Experiment

As substrates, we have used a p-type (100) oriented homogeneous silicon. Before the deposition of dielectric, the native oxide was removed by cleaning Si substrate in HF solution (ratio 1:40) for 5 minutes. The ZrO<sub>2</sub> dielectric was deposited by MOCVD method at deposition temperature and pressure 600 °C and 1.5 Torr, respectively. The thicknesses of the ZrO<sub>2</sub> dielectric layers measured by XRR (X-ray Reflectivity) are shown in Tab. 1. The gate electrodes were prepared by evaporating Au/Ni bilayer and patterned photolitographically by lift-off technology. The ohmic contact was created by sputtering a thin layer of Al on the back side. Finally, samples were annealed in forming gas (FGA, 90%N<sub>2</sub>+10%H<sub>2</sub>), N<sub>2</sub> or O<sub>2</sub> ambient atmosphere (Tab. 2).

Tab. 1. Overview of thickness for different samples.

| Annealing               | FGA, 380 °C, 30 min. |      |      |      |      |      |      |  |  |  |
|-------------------------|----------------------|------|------|------|------|------|------|--|--|--|
| Sample                  | Zr3d                 | Zr4d | Zr5d | Zr6d | Zr7d | Zr8d | Zr18 |  |  |  |
| $t_{\rm ox} ({\rm nm})$ | 20                   | 25   | 9.6  | 13   | 8.81 | 6.36 | 10   |  |  |  |

Tab. 2. Overview of annealing treatment conditions for various samples.

| Sample    | Zr18a | Zr18c                   | Zr18d                   | Zr18e                               | Zr18f                               |
|-----------|-------|-------------------------|-------------------------|-------------------------------------|-------------------------------------|
| Annealing | _     | FGA, 500 °C,<br>30 min. | FGA, 700 °C,<br>30 min. | N <sub>2</sub> , 500 °C,<br>60 min. | O <sub>2</sub> , 500 °C,<br>60 min. |

#### 3. Results and discussion

Typical sets of *C-V* curves of Au-Ni/ZrO<sub>2</sub>/Si(p) MOS structures with different thicknesses of dielectric layers are shown in Fig. 1(a). The *C-V* curves prove good capacitance properties of the MOS structures. One observes a small dispersion of the values of  $V_{\text{FB}}$ , which confirms a uniform distribution of the defect charge. Plots of EOT in dependence on the thickness, EOT= $f(t_{\text{ox}})$ , are shown in Fig. 1(b) along with least square linear fit [5]. From the plot EOT vs.  $t_{\text{ox}}$  we were able to determine a value of dielectric constant. Also the thin interfacial layer of SiO<sub>2</sub> at ZrO<sub>2</sub>/Si(p) interface was detected [6]. The value of dielectric constant and thickness of SiO<sub>2</sub> interfacial layer is ~16 and ~1.7 nm, respectively. The presence of such a SiO<sub>2</sub> layer at ZrO<sub>2</sub>/Si interfaces had been confirmed by secondary ion mass spectrometry (SIMS).



Fig. 1: (a) Typical sets of C-V curves (1 MHz) of Au-Ni/ZrO<sub>2</sub>/Si(p) MOS structures.
(b) Extraction of dielectric constant from EOT vs. t<sub>ox</sub> plot.



Fig. 2: Typical sets of C-V curves (1 MHz) of Au-Ni/ZrO<sub>2</sub>/Si(p) MOS structures before and after FGA, N<sub>2</sub> and O<sub>2</sub> annealing.

Typical sets of *C-V* curves of Au-Ni/ZrO<sub>2</sub>/Si(p) MOS structures before and after FGA, N<sub>2</sub> and O<sub>2</sub> annealing are shown in Fig. 2. The sample before and after FGA at 700 °C annealing was chosen for comparison of interface trap density [4]. The effect of FGA upon the trap density for sample before and after FGA is shown in Fig. 3(a). After FGA,  $D_{it}$  increase by as much as half orders of magnitude, exhibiting a pronounced maximum at the energy  $E_{f}-E_{i} \cong 0.2$  eV. The effect of FGA annealing is observable on the measured dependence of the equivalent conductance  $G_{p}/\omega$  for selected energy levels  $E_{f}-E_{i}$  (Fig. 3(b).). In that case one can see a increasing of conductance and marked maximum on the curves.



Fig. 3: (a) Comparison of the Au-Ni/ZrO<sub>2</sub>/Si(p) interface trap density  $D_{it}$  for samples before and after FGA and (b) comparison of  $G_{p}/\omega$  versus  $\omega$  curves of the Au-Ni/ZrO<sub>2</sub>/Si(p) structure at energy levels  $E_{f}$ - $E_{i}$ =-0.2 eV.

# 4. Conclusion

The value of dielectric constant for  $ZrO_2$  dielectrics layer prepared by MOCVD is ~16. From EOT vs.  $t_{ox}$  plot, the SiO<sub>2</sub> interfacial layer was detected at the  $ZrO_2/Si(p)$  interface. The presence of such a SiO<sub>2</sub> layer had been confirmed by SIMS.

The value of interface trap density for sample Zr18c is slightly higher as for sample Zr18a (Fig. 3(a)). Therefore, the FGA annealing at 700 °C is improper operation for post treatment of Au-Ni/ZrO<sub>2</sub>/Si(p) structures.

## Acknowledgement

This work was conducted in the Centre of Excellence "CENAMOST" (contract No. VVCE-0049-07), and supported by grants VEGA 1/0507/09 and APVV-0509-10.

## **References:**

- [1] M.L. Green: J. Appl. Phys., 90, 2057 (2001).
- [2] H.R. Huff: High Dielectric Constant Materials, Springer-Verlag Berlin Heidelberg,
- [3] E. Gusev: Defects in High-k Gate Dielectric Stacks, Springer, New York, (2005).
- [4] E. H. Nicollian, A. Goetzberger: *Bell Syst. Tech. J.*, 46, 6 (1967).
- [5] M. Ťapajna: Mat. Sci. Semicond. Proc., 7, 271 (2004).
- [6] S. Abermann: *Microelectronics reliability*, **47**, 536 (2007).